# Liquid Crystal MonitorsOEM - CustomINDUSTRIALCONSUMER



# TECHNICAL INFORMATION

edited by: KEITH PETRI

2000



# **Flat-panel display**

*Flat-panel displays* offer the small size, light weight, resonably low power consumption. But,

one of the most noticeable and most desirable advantages of LCD, flat-panel monitors over conventional CRT is that they save significant space in any environment.

The next pages will show the technology behind LCD, characteristics, specifications and of course some troubleshooting procedures.

# **Flat-panel display characteristics**

Before entry into a detailed presentation of flat-panel display technologies, it will be helpful to have a clear understanding of a display's major characteristics even if you are familiar already, take a moment to review their handling precautions.

# **Pixel organization**

Columns Pixel0, 0 (column 0 row 0) / pixel = picture ele-Images are formed as an array of individual picture elements (pixels). Pixels are arranged into a matrix of ro S (top to bottom) and columns (left to t) ri zh Rows as illustraded in the right fig. Each pixel corresponds to a location in video RAM. As data are written into video RAM, pixels in the array will turn on and off. Pixel 639, 479 (column 639 row 479)



The resolution of a flat-panel display is little more than the number of pixels that can be displayed. More pixels allow the display to present finer, higher quality images. As an example many lcd's are capable of showing 307,200 dots aranged in a standard VGA array of 640 columns by 480 rows.

The newst systems employ displays capable of handling 480 pixels in an 800x600 format, super VGA or, 1024x768, XGA. As time goes on, flat-panel displays will approach the high resolutions available in current monitors.

# Aspect ratio

The aspect ratio is basically the "squareness" of each pixels and indirectly, the squareness of the display. For example, a display with perfectly square pixels has an aspect ratio of 1:1. A rectangle box 100 pixels wide and 100 pixels high would appear as an even square. Typical

pixels are somewhat higher than they are wide. Higher resolution displays use smaller dots to fit more pixels into roughly the same viewing area. As a result, smaller pixels tend to approach 1:1 aspect ratio. The figure illustrate the concept of aspect ratio.





# Contrast

The *contrast* of an image is loosely defined as the difference in luminous intensity between pixels that are fully on and pixels that are fully off. The greater this difference is, the higher the contrast is, and the image appears sharper. Many flat-panel LCD's offer contrast ranging from a low of 4 to 9 and higher.

The contrast is a comparison of black versus white. It is desirable to simulate 16, 32, 64, or more gray levels that are somewhere between black and white. Do not confuse gray scale with poor contrast.

# **Handling precautions**

Next to magnetic hard drives, flat-panel displays are some of the most sophisticated and delicate assemblies in the computer industry. You must be extremly careful with **all** liquid crystal (LC) assemblies. Liquid crystal material is sandwiched between two layers of fragile glass. The glass can easily be fractured by abuse or careless handling. If a fracture should occur and liquid crystal material happens to leak out, use rubber gloves and wipe up the spill with soap and water.

You can use very gentle pressure to clean the face of a display. Lightly wet a soft, clean cloth with fresh isopropyl alchool, then gently wipe away the stain. Never use water or harsh solvents to clean a display. Liquid crystal material coagulates (become firm) at low temperature (below 0 degree C).

# LCD technology

LC exhibits a crystalline molecular structure that resembles a solid. In its normal state, LC is virtually clear; light would pass right through a container of LC. When LC material is assembled into a flat panel, the molecules have a tendency to twist. It was discovered that a voltage applied across a volume of LC forces the molecules between the active electrodes to straighten. When the voltage is removed, the straightened LC molecules return to their



normal twisted orientation. Futher words will revealead an interesting phenomenon when light polarising materials (or polarizers) are placed on both sides of the LC layer; areas of the LC material that are excited by an external voltage become dark and visible. When voltage is removed, the area becomes clear and invisible again. A polarizer is a thin film which allows light to pass in only one orientation.By using electrodes with different patterns, various images can be formed. A **typical LCD** assembly is illustrated bellow. An array of transparent electrodes are printed and sealed on the inside of each glass layer.



It is important to realize that light plays a critical role in the formation of liquid crystal images

The path that the light takes through the LC assembly and your eyes can have a serious impact on the display's image quality as well as the display's utility in various environments.



# Backlighting

There are few primary approaches to backlighting:

electroluminiscent (EL) panels, cold-chatode fluorescent tubes (CCFTs), light emitting diodes

(LEDs).

Due to some inconveniences, (short working life...) we do not describe EL panels and LED's (LED are not yet available in white light configurations that are favored for computer applications).

Cold-cathode fluorescent tubes (CCFTs) offer a very bright source of white light that consumes reasonable little power. they also enjoy a long life (20,000 to 50,000 h) without serious

degradation. Such characteristics have made CCFTs very popular in a great notebook display applications. Custom OEM designs are available for any light output specified. This is accomplished by adding or substracting CCFT's from the design as necessary.



CCFT backlight configurations.



Most lamp technologies require specialized electronic drive methods. Typically, DC to AC inverters are the most common drive method. Special features include: Dimming, on/off and other control functions.

# **MEASUREMENTS AND DEFINITION**

It is well known that many terms used in our every-day technical discussion are often misused, such as brightness vs. luminance and resolution vs. display format. The two primary measurements used in display image quality characteristics are luminance and spectral radiance. Resolution is also important in defining the interaction between the information density on the display and the resolving capability of the human visual system.

# LUMINANCE

Luminance can be defined as the quantitative measure of brightness and is measured in English units as footlamberts (fL) and in SI (International System) units as candela/m<sup>2</sup> Another term which is commonly used in North America, is **nit.** The relationship is one nit = 0.2919 footlambert.





A footlambert is the luminance reflected off a square foot Lambertian (perfectly diffusing) reflector iluminated by 1 candle (fc). Some electrical equivalent term's are described bellow:

| ELECTRICAL                  | LUMINOSITY TERM          | LUMINOSITY UNIT                      |
|-----------------------------|--------------------------|--------------------------------------|
| Power (rate of energy flow) | Luminous Flux            | Lumen = 1/680 watt/Luminosity        |
| Power-source Output         | Intensity (Power-Source) | Candela = Lumen / Steradian          |
| Delivered Power             | Luminance (Surface)      | Nit = Candela / $m^2$                |
| Power-transfer Efficiency   | Transmittance            | Transmittanc Factor = $0.0$ to $1.0$ |
|                             | Reflectance              | Reflectance factor = $0.0$ to $1.0$  |

# COLOR

One of the best way to describe the three dimentional color characteristics (luminance, hue and saturation in a two dimentional chart is by using the CIE System (Commission Internationale de L'Eclairage). Any color can be characterized by its x and y coordinates. The chart assumes all colors are generated by equal radiance sources, which puts white at the center of the chart. Color temperature is often used to specify white balance.

# **CONTRAST RATIO**

All ambient and display parameters must be defined in order to calculate contrast ratio.

Contrast ratio

Maximum Luminance

Minimum Luminance

In LCDs the angle of measurement to the display surface should be defined as the contrast ratio varies over the angle. As long as all conditions are controlled and noted, an accurate comparison of displays can be made.

# VIEWING ANGLE

Because there are limitations inherent to the technology, the viewing angle defined as



contrast ratio over a certain angle. This angle is specified by its x and y direction on the face of the display.  $\checkmark$ 



# **RESPONSE TIME**

Response time is the time it takes a pixel to change state from on to off ("black" to "white"). This time includes all electrical and physical delays. It is defined as the transition time from the 10% level to the 90% level of luminance output. Rise and decay times may be combined to give a total response time.

# CONCLUSIONS

As has been explained, image quality is characterized by a close interaction between the display and human eye. Unfortunately, sometimes in the end, it may be a subjective visual response that determines the choice of the display, contrary to measured data. With the understanding of the terminology used in image quality analysis, it is intended to keep subjective decisions to a minimum.



### 1999 - More than a Few Products

At the end of 1998, KRISTEL started in paralel with production of CRT's displays, the "flat panel display" production. At this time we are able to offer a new family of enclosed Liquid Crystal Monitors. Even with our wide product selection, we realize that customer requirements may demand a special product. Accordingly, we can develop custom design solution through the

talents of our Design Engineering, Applications Engineering and Mechanical Design department. They are backed by our dedication to providing long-term product availability for our OEM design.

# **Quality Products**

When you buy a product from KRISTEL, you're buying much more than a package of parts. In addition to the assistance from your Kristel Applications Engineer and the Design engineering, you are also purchasing the quality assurance that is central to each step in our manufacturing process. This process is geared toward a specific goal: production of consistent, quality products that will perform properly in a wide range of operating environments.

Our 65,000 sq. ft. manufacturing plant common with CRT display production is specially designed for a production flow for both CRT and LCD. Some highlights of our quality assurance operations are described bellow:

Surface mount of our entire spectrum PCB's is done in our plant in Taipei / Taiwan. We have our own surface mount line to assure control over this critical phase of production. On fine pitch parts, solder quality is inspected under 20 x magnification to ensure performance. This step is especially important to guarantee the quality of connections for proper operation in high-vibration environments.

Prior to use in any application, each board begins its extensive electrical test . This test verifies the function of each circuit and previous step in the production process When everything is right, the pcb's is assembled in our LCD display, and sent for final test and inspection.



### System Assembly Documentation

Kristel flat panel displays are built to customer order in our systems assembly area. Extensive

documentation produced and maintained by our Manufacturing Engineering department guarantees that our LCD panels display are built consistenly from order to order. This consistency is especially important to OEMs who integrate Kristel liquid crystal units into their end-products, often over a multi-year period.

# **Final Quality Control**

After a finished flat panel display assembly have been final tested to ensure proper operation, they enter our final QC checkpoint. All units are 100% inspected visually and electrically.

Only if they pass this inspection, are they "Ready To Ship"

Flat facts

Also, Kristel offers a large range of touchscreen integration for our LCD product with good durability and resolution, based on resistive technology, Capacitive or AW (Acoustic Wave).





# KRISTEL CORPORATION





#### KC10.4 (VGA)

- 640 x 480 Pixel TFT Color Display •
- 196 x 161.1mm (10.4") Active Area
- 110ms Fast Response Time
- 70cd/m<sup>2</sup> High Surface Brightness
- ٠ 20:1 High Contrast Ratio
- Wide Viewing Angle (Horizontal=50°, Vertical=60°
- Over 25,000 Hours Long Life CCFT x 1

 $(\mathbf{R})$ 

- No Electromagnetic Radiation
- Low Power Consumtion

### KC12S41 (SVGA)

- 800 x 600 Pixel Active Matrix Color Display
- 246 x 184.5mm (12.1") Active Area
- $270 cd/m^2 \ High \ Surface \ Brightness$
- 300:1 High Contrast Ratio
- Wide Viewing Angle (Horizontal=110<sup>°</sup>, Vert.=140<sup>°</sup>)
- Over 30,000 Hours Long Life CCFT x 2
- No electromagnetic Radiation
- Ultra Low Power consumtion • •
- Single Supply Voltage (3.3V)





#### KC14X03E (XGA)

- ٠ 1024 x 768 Pixel Active Matrix Color Display
- 276.6 x 209.7mm (13.8") Active Area
- ٠ 200cd/m<sup>2</sup> High Surface Brightness
- 300:1 High Contrast Ratio
- Wide Viewing Angle (Horizontal=110°, Vertical=140°) • •
- Over 20,000 Hours Long Life CCFT x 2
- No Electromagnetic Radiation
- Ultra Low Power Consumtion
- Single Supply Voltage (3.3V)

#### KC15X01 (XGA)

- 1024 x 768 Pixel Active Matrix Color Display
- 304.1 x 228.1mm (15") Active Area •
- 200cd/m<sup>2</sup> High Contrast Ratio
- Wide Viewing Angle (Horizontal=120°, Vertical=140°) •
- Over 25,000 Hours Long Life CCFT x 2
- No Electromagnetic Radiation
- Ultra Low Power Consumption
- . Single Supply Voltage (3.3V)



# KRISTEL CORPORATION





#### KC4005

- 640 x 480 Pixel 10.4" DSTN LCD Monitor .
- . 256 Colors and 70 cd/m<sup>2</sup> High Brightness
- Over 20,000 Hours Long Life CCFT x 1
- Wide Operation Range  $(5^{\circ}C 40^{\circ}C)$ •
- High Color Digital Interface Display Card Delivers Animated Pictures
- VESA DPMS Power Management
- TTL Level / LVDS Transmit





#### KC700ST

- 800 x 600 Pixel 12.1" TFT LCD Monitor .
- 262K Colors and 270 cd/m2 High Brightness
- ٠ Over 30,000 Hours Long Life CCFT x 2
- Wide Operation Range  $(0^{\circ}C - 50^{\circ}C)$
- Light Weight (2.0kg) and Space-saving
- High Color Digital Interface Display Card Delivers Animated Pictures
- VESA DPMS Power Management





### KC800XTA

- 1024 x 768 Pixel 13.8" TFT LCD Monitor
- 262K Colors and 200cd/m2 High Brightness
- . Over 20,000 Hours Long Life CCFT x 2 •
- Wide Operation Range  $(0^{\circ}C 50^{\circ}C)$
- Analog Interface for Direct Interface to any PC graphics card ٠ •
- Screen solutions suportted VGA, SVGA and XGA
- TTL level, Positive/Negative Separate Sync •
- VESA DPMS Power Management
- External AC / DC Adapter, Power Cord, VGA Cable





- 1024 x 768 Pixel 15" TFT LCD Monitor
- 262K Colors and 200cd/m2 High Brightness ٠
- Over 25,000 Hours Long Life CCFT x 2
- . Operation Range  $(5^{\circ}C - 45^{\circ}C)$
- . Analog Interface for Direct Interface to any VGA card •
- Resolution Supported VGA, SVGA and XGA • TTL level, Positive / Negative Separate Sync
- VESA DPMS power management
- External AC / DC Adapter, Power Cord, VGA cable



# **Display system description**

The components of an LCD Display are:

- a microprocessor
- a system controller (if used)
- some amount of video memory (VRAM)
- a backlight voltage source
- a highly integrated display controller IC
- a flat panel display assembly itself

The microprocessor is responsible for executing the instructions contained in BIOS. As the CPU executes its programs, it directs the operations of a system controller IC. While it is not mandatory that a computer utilize a system controller, a single controller IC can effectively replace dozens of discrete logic ICs.

The display controller IC is addressed by the system controller over the common system address bus. This is the "video adapter" for small computers. Once the display controller is addressed, the system controller writes display information and comands over a secondary data bus. A clock and miscellaneous control signals manage the flow of data into the display controller. Each pixel in the physical display can be traced back to a specific logical location (address) in VRAM. As new data are written to the display controller, VRAM addresse are updated to reflect any new information.

During an update, the display controller reads through the contents of VRAM and sends the data along to the flat-panel display. There are two other signals required by an LCD assembly: contrast voltage and backlight input voltage.



Most Kristel application use Topro technology / 10",12" VGA, SVGA/. The following is a brief description of the TOPRO TP6720Q (APMC)

# <u>TP 6720Q</u>

It's a single-chip *analog panel controller*, with easy-to-operate and powerful features, used in flat panel monitor. It contains all the logic required to convert PC VGA signals to color TFT/DSNT LCD signals. TP6720 uses 208 pins, surface mount only.



The TP6720 includes *Memory Controller (MEMC), OSD Controller (OSDC), Display Mode* Detector (DMD), Address Multiplexer (AMUX), Power Management Controller (PMC) PLL Frequency Synthesizer, Flat Panel Controller, RGB Space Converter.

The TP6720 supports best system performance even in minimum memory configurations. The processor includes a builit-in Frame Rate controller to adjust the input horizontal/vertical sync

polarity and to provide the input/output frame rate control. It also implements a VESA DDC interface to communicate with users through VGA card and PC system.

The TP 6720 suports flat panel display with resolution up to 1024x768 true-color. The flat panel interface supports Monochrome, color STN LCD panel, color TFT LCD panel with direct panel interface to (DD) Dual-panel, Dual drive for color and monochrome and (SS)



# **Pin Configurations**





# **Pin Description**

| SYMBOL                     | Pin Number                                     | Function                                                                                                                                                                | Туре |
|----------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| MPU Bus Interface          |                                                |                                                                                                                                                                         |      |
| AD [7:0]                   | 11,10,9,8,7,6,5,4                              | Address and data are mul-<br>tiplexed on the same MPU<br>bus interface. A bus trans-<br>action consists of an ad-<br>dress phase followed by<br>one or more data phases | I/O  |
| RA [7:0]                   | 25,24,23,22,21,20,19,18                        | This signals are lached<br>from AD [7:0] bus. They<br>perform as the low address<br>of external ROM of MPU.                                                             | ΟΤ   |
| RESET                      | 2                                              | The signal is used to reset<br>the TP6720 into initial<br>state.                                                                                                        | I/S  |
| ALE                        | 15                                             | used to latch those MPU's otput address                                                                                                                                 | Ι    |
| INT*                       | 12                                             | This signal is used to<br>latch those MPU's otput<br>address.                                                                                                           | Ο    |
| WR*                        | 13                                             | Indicates a write opera-<br>tion. An active-high input<br>is valid for read cycle                                                                                       | Ι    |
| RD*                        | 14                                             | Indicates a read opera-<br>tion. An active-high input<br>is invalid for a read cycle                                                                                    | I    |
| UCLK                       | 16                                             | This signal is a clock source for MPU                                                                                                                                   | 0    |
| <b>RGB Input Interface</b> |                                                |                                                                                                                                                                         |      |
| R[7:0]                     | 180,179,178,177,176,175,                       | These signals provide dig-                                                                                                                                              | Ι    |
| G[7:0]                     | 174,173<br>189,188,187,186,185,184,<br>183,182 | from external analog-to-<br>digital converter                                                                                                                           | Ι    |
| B[7:0]                     | 197,196,195,194,193,192,<br>191,190            |                                                                                                                                                                         | Ι    |



| SYMBOL                | Pin Number                                                                                                                                          | Function                                                                                                                                                                        | Туре         |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| HSYNC                 | 198                                                                                                                                                 | Horizontal synchroniza-<br>tion signal comes from<br>VGA connector                                                                                                              | I/SL         |
| VSYNC                 | 199                                                                                                                                                 | Vertical sync. signal comes from VGA conn.                                                                                                                                      | I/SL         |
| VCLK                  | 203                                                                                                                                                 | This signal is output as a sampling                                                                                                                                             | 0            |
| Clock Input Interface |                                                                                                                                                     |                                                                                                                                                                                 |              |
| XTALI                 | 206                                                                                                                                                 | The pin serves as the crystal input                                                                                                                                             | Ι            |
| XTALO                 | 207                                                                                                                                                 | The pin serves as the crystal output                                                                                                                                            | 0            |
| Memory Interface      |                                                                                                                                                     |                                                                                                                                                                                 |              |
| MA[11:0]              | 117,118,119,120,121,122,<br>123,124,125,126,127,128                                                                                                 | Frame buffer address bits<br>are from 11 to 0 for<br>DRAMs. For 256kx16-bit<br>EDO DRAMs,only<br>MA[8:0] are used.                                                              | 0            |
| MD[15:0]<br>MD[31:16] | 136,137,138,139,140,141,<br>142,143,145,146,147,148,<br>149,150,151,152,154,155,<br>156,158,159,160,161,162,<br>164,165,166,167,168,169,<br>170,171 | These pins are used to<br>transfer data between<br>TP6720 and frame<br>buffer.When memory bus<br>is 64-bit data width, these<br>pins are used to transfer<br>lower 32-bit data. | I/O/U<br>I/O |
| MD[63:32]             | 78,79,80,81,82,83,84,85,<br>87,88,89,90,91,92,93,94,<br>95,96,97,98,99,100,101,<br>102,103,105,106,107,108,<br>109,110,111                          | Used to transfer upper 32-<br>bit data between the<br>TP6720 and frame buffer<br>for 64-bit data width of<br>memory bus.                                                        | I/O          |
| RASI*<br>RASO*        | 116<br>133                                                                                                                                          | Row address strobe for<br>latching 12-bit row ad-<br>dress signal into buffer                                                                                                   | 0<br>0       |
| CAS1                  | 115                                                                                                                                                 | Column address strobe signal                                                                                                                                                    | 0            |
|                       |                                                                                                                                                     |                                                                                                                                                                                 |              |



| SYMBOL                                    | Pin Number | Function                                                                                                                                                                                       | Туре                     |
|-------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| CAS0*                                     | 132        | address strobe signal                                                                                                                                                                          | 0                        |
| WE1*                                      | 114        | Write enable signal for DRAMs                                                                                                                                                                  | 0                        |
| WEO*                                      | 131        |                                                                                                                                                                                                | 0                        |
| OE0*                                      | 130        | Data enable signal for lower 2M-byte DRAMS                                                                                                                                                     | 0                        |
| OE0*                                      | 113        | Data enable signal for upper 2M-byte DRAMs                                                                                                                                                     | 0                        |
| MCLK                                      | 135        | Is a clock source for exter-<br>nal SDRAMs                                                                                                                                                     | 0                        |
| VESA DDC Interface                        |            |                                                                                                                                                                                                |                          |
| SDA<br>/EXMCLK<br>/SYNC<br>/HCLAMP<br>/HP | 200        | VESA DDC2 data output<br>It can be redefined as a<br>memory clock input or TV<br>comp. sync. signal output.<br>Horizontal clamp signal<br>Adjusted positive polarity<br>Horiz. synchronization | I/OC<br>I<br>O<br>O<br>O |
| SCL<br>/EXVCLK<br>/OFF                    | 201        | signal output.<br>VESA DDC2 clock signal<br>It can be redefined as a<br>VGA clock input or power<br>saving input pin                                                                           | I/O<br>I<br>I            |
| /VCLAMP                                   |            | Vert.clamp signal output                                                                                                                                                                       | 0                        |
| /VP                                       |            | Adjusted positive polarity<br>vert.synchronization signal<br>output                                                                                                                            | 0                        |
| SHFCLK(CL2)                               | 49         | This signal is used to drive the flat panel shift clock                                                                                                                                        | Ο                        |
| LP(CL1)<br>/ PHSYNC                       | 47         | Drive the flat panel line<br>clock for LCD or the<br>Hsync for TFT panels                                                                                                                      | OT                       |



| FLM<br>/PVSYNC | 46                                                                                                                          | This signal is used to start<br>a new frame on flat panels<br>for LCD or the Vert.sync<br>for TFT panels   | OT     |
|----------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------|
| M<br>/DE       | 48                                                                                                                          | is used to provide the AC<br>inversion to prevent chem-<br>ical damage.                                    | 0      |
| P[35:0]        | 73,72,71,70,69,68,67,66,<br>64,63,62,61,60,58,57,56,<br>55,54,52,51,44,43,42,41,<br>40,38,37,36,35,34,32,31,<br>30,29,28,27 | This signal contain R/G/B<br>color data for<br>9/12/15/16/18/24/36-bit<br>data interface of flat<br>panels | 0      |
| FPVCC          | 76                                                                                                                          | signal used for the flat panel power-down seq.                                                             | 0      |
| FPBACK         | 75                                                                                                                          | same as above, should be<br>connected to the flat panel<br>Logic power cable                               | 0      |
| SCL            | 203                                                                                                                         | VESA DDC2 clock output                                                                                     | I(I/O) |
| Power Pins     |                                                                                                                             |                                                                                                            |        |
| AVDD1          | 1                                                                                                                           | Internal MCLK frequency<br>Synthesizer power                                                               | +5V    |
| AVDD2          | 204                                                                                                                         | Internal VCLK frequency<br>Synthesizer power                                                               | +5V    |
| AVDD3          | 205                                                                                                                         | Internal VCLK frequency<br>Synthesizer power                                                               | +5V    |
| CVDD[3:1]      | 157,77,53                                                                                                                   | Core logical power                                                                                         | +5V    |
| DVDD           | 181                                                                                                                         | Digital pads output power                                                                                  | +5V    |
| MVDD[3:1]      | 144,129,104                                                                                                                 | Mem. bus interface power                                                                                   | +5V    |
| PVDD[2:1]      | 59,39                                                                                                                       | Flat panel interface power                                                                                 | +5V    |
| UVDD           | 26                                                                                                                          | MPU bus interface power                                                                                    | +5V    |
| AVSS1          | 3                                                                                                                           | Internal MCLK freq. Syn-<br>thesizer analog ground                                                         | Ground |
| AVSS2          | 202                                                                                                                         | Internal VCLK analog gd.                                                                                   | Ground |



| AVSS3     | 181            | Internal PCLK<br>freq.Synth.analog gnd | Ground |
|-----------|----------------|----------------------------------------|--------|
| CVSS[3:1] | 153,74,50      | Core logical ground                    | Ground |
| DVSS      | 172            | Digital pads output gnd.               | Ground |
| MVSS[4:1] | 163,134,112,86 | Memory bus interface gnd               | Ground |
| PVSS[3:1] | 65,45,33       | Flat panel interface gnd.              | Ground |
| UVSS      | 17             | MPU bus interface gnd.                 | Ground |

# NOTE:

| $\begin{array}{l} \Rightarrow  O  Output \\ \Rightarrow  I  Input \\ \Rightarrow  I/O  Bi-directi \\ \Rightarrow  OT  Output  Tr \end{array}$ | onal $\Rightarrow$<br>ri-state $\Rightarrow$ | OC Open C<br>I/S Schmitt<br>U Internal<br>L Interna | ollector Output<br>-trigger Input<br>passive pull-up<br>l passive pull-low                                       | 0<br>0<br>0<br>0            | 12VDC<br>GND<br>Brightness (min:5Vdc,<br>empty<br>5VDC | max:0Vdc cc                    | :w)                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------|--------------------------------|----------------------|
|                                                                                                                                               |                                              | rafie a                                             | Anna and Anna | p<br>m                      | ower source<br>hemory config. 32                       | bits/64bit                     | : <mark>S</mark>     |
|                                                                                                                                               |                                              |                                                     |                                                                                                                  | p:                          | anel type select<br>GA analog input                    | S1 - off<br>S2 - ON<br>S3 - ON | S4 - off<br>S5 - off |
|                                                                                                                                               |                                              |                                                     | 5 1/2                                                                                                            | → ana<br>→ AI<br>2<br>→ pai | alog panel monito<br>D Converter<br>nel interface      | r controle                     | er                   |
|                                                                                                                                               | KRISTI L COR                                 | 5 1/8                                               |                                                                                                                  | M                           | PU Interface                                           |                                |                      |



# LQ12S41 Color TFT-LCD Module

### **FEATURES**

- 31 cm [12.1"] SVGA format ٠
- Built-in long life (30.000 h) backlight High Brightness: 250 cd/m<sup>2</sup> Wide viewing angle: L/R 120 ٠
- ٠
- ٠

### **SPECIFICATIONS**

|                  | Unit                                                                                                   | Parameter                                                                                                                                                                                                                                     |                                                                                                                                                                                                                      | Unit                                                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31[12.1]         | cm["]                                                                                                  | Brightness                                                                                                                                                                                                                                    | 270                                                                                                                                                                                                                  | cd/m <sup>2</sup>                                                                                                                                 |
| 800xRGBx600      | dot                                                                                                    | Contrast ratio                                                                                                                                                                                                                                | 300:1                                                                                                                                                                                                                | -                                                                                                                                                 |
| 0.1025x0.3075    | mm                                                                                                     | Power consump.                                                                                                                                                                                                                                | 7.5                                                                                                                                                                                                                  | W                                                                                                                                                 |
| 246.0x184.5      | mm                                                                                                     | Dimensions                                                                                                                                                                                                                                    | 290.0x225.0x13                                                                                                                                                                                                       | mm                                                                                                                                                |
| 262144           | -                                                                                                      | Weight                                                                                                                                                                                                                                        | 990                                                                                                                                                                                                                  | g                                                                                                                                                 |
| 6-bit Digital    | -                                                                                                      | Operating temp.                                                                                                                                                                                                                               | 0 to +50                                                                                                                                                                                                             | С                                                                                                                                                 |
| ков<br>2CCFT (E) | -                                                                                                      | Storage temp.                                                                                                                                                                                                                                 | -25 to +60                                                                                                                                                                                                           | С                                                                                                                                                 |
|                  | 31[12.1]<br>800xRGBx600<br>0.1025x0.3075<br>246.0x184.5<br>262144<br>6-bit Digital<br>RGB<br>2CCFT (E) | Unit           31[12.1]         cm["]           800xRGBx600         dot           0.1025x0.3075         mm           246.0x184.5         mm           262144         -           6-bit Digital<br>RGB         -           2CCFT (E)         - | UnitParameter31[12.1]cm["]Brightness800xRGBx600dotContrast ratio0.1025x0.3075mmPower consump.<br>(& backlight)246.0x184.5mmDimensions262144-Weight6-bit Digital<br>RGB<br>2CCFT (E)-Operating temp.<br>Storage temp. | UnitParameter31[12.1]cm["]800xRGBx600dot0.1025x0.3075mm246.0x184.5mm262144-6-bit Digital<br>RGB<br>2CCFT (E)2000000000000000000000000000000000000 |

#### **Outline Dimensions** unit : mm 290 90 2·¢3.4 व ACTIVE AREA 246.0X184.5 BEZEL OPENING 249.0X187.5 r. 99 នេះ ACTIVE AREA CENTER 4.75 ſ Ð 2.5 .5.5 13.2 149,5 129.5 ۰.j-283 an Ĩ



### **OVERVIEW**

The SHARP module is a color active matrix LCD incorporating amorphous silicon Thin Film Transistor (we call "TFT"). It is composed of a color TFT-LCD panel, driver IC's, control circuit, power supply circuit and a backlight unit. Graphics and texts can be displayed on a 800x600 dots panel with 262,144 colors by supplying 18 bit data signal

(6bit /color). Four timing signals, +3.3V/5V DC supply voltage for TFT-LCD panel driving and supply voltage for backlight.

The TFT-LCD panel used for this module is a low-reflection and higher-color-saturation type. Therefore, this module is suitable for all kinds of applications.

This module type is of wide viewing angle and high brightness  $(250 \text{ cd/m}^2)$ 

The following is important information regarding the input terminal connector: Hirose Electric Co.Ltd / model:

| Pin No | Symbol | Function                                   | Obs.                                     |
|--------|--------|--------------------------------------------|------------------------------------------|
| 1      | GND    | -                                          | -                                        |
| 2      | СК     | Clock signal for sampling each data signal | -                                        |
| 3      | GND    | -                                          | -                                        |
| 4      | Hsync  | Horiz. synchronous signal                  | the polarity of both signals is negative |
| 5      | Vsync  | Vert. synchronous signal                   | same as above                            |
| 6      | GND    | -                                          | -                                        |
| 7      | GND    | -                                          | -                                        |
| 8      | GND    | -                                          | -                                        |
| 9      | R0     | RED data signal                            | -                                        |
| 10     | R1     | RED data signal                            | -                                        |
| 11     | R2     | RED data signal                            | -                                        |

# DF9MA-41P-1V /for 12.1" applications/



| Pin No | Symbol | Function                                              | Obs. |
|--------|--------|-------------------------------------------------------|------|
| 12     | GND    |                                                       | -    |
| 13     | G0     | GREEN data signal (LSB)                               | -    |
| 14     | G1     | GREEN data signal                                     | -    |
| 15     | G2     | GREED data signal                                     | -    |
| 16     | G3     | GREEN data signal                                     | -    |
| 17     | G4     | GREEN data signal                                     | -    |
| 18     | G5     | GREEN data signal MSB                                 | -    |
| 19     | GND    | -                                                     | -    |
| 20     | BO     | BLUE data signal                                      | -    |
| 21     | B1     | BLUE data signal                                      | -    |
| 22     | B2     | BLUE data signal                                      | -    |
| 23     | В3     | BLUE data signal                                      | -    |
| 24     | B4     | BLUE data signal                                      | -    |
| 25     | B5     | BLUE data signal                                      | -    |
| 26     | GND    | -                                                     | -    |
| 27     | ENAB   | Signal to settle the hori-<br>zontal display position | -    |
| 28     | Vcc    | +5.0V power supply                                    | -    |
| 29     | Vcc    | +5.0V power supply                                    | -    |
| 30     | R/L    | Horizontal display mode select signal                 | -    |
| 31     | U/D    | Vertical display mode<br>select signal                | -    |



### **Backlight driving**

The backlight system is an edge-lighting type with double CCFT (Cold Chatode Fluorescent Tube). The characteristics of single lamp are shown in the following table:

| Parameter              | Symbol | Min. | Тур.  | Max.        | unit             |
|------------------------|--------|------|-------|-------------|------------------|
| Lamp current           | I(L)   | 2.0  | 6.0   | 6.5         | mArms            |
| Lamp power consumption | P(L)   | -    | 3.0   | -           | W                |
| Lamp frequency         | F(L)   | 20   | 35    | 60          | kHz              |
| Kick-off voltage       | V(S)   | -    | -     | 950<br>1400 | V(rms)<br>V(rms) |
| Lamp life time         | L(L)   | -    | 50000 | -           | hour             |

### NOTE:

- \* Lamp frequency may produce interference with horizontal synchronous frequency, and this may cause beat on the display. Therefore lamp frequency shall be detached as much as possible from the horizontal synchronous frequency and from the harmonics.
- \* The open output voltage of the inverter shall be maintained for more than 1 sec. Otherwise the lamp may not be turned on.
- \* Since lamps are consumables, the life time written above is referential value and is not guaranteed by SHARP or KRISTEL

### VERTICAL display position:

- The vertical display position is automatically centered in the active area at each mode of VGA, (480, 400, and 350) Each mode is selected depending on the polarity of the synchrounous signals described before.

### HORIZONTAL display position

The horizontal display position is determined by ENAB (enable) signal and the input data corresponding to the rising edge of ENAB signal is displayed at the left end of the active area.



#### **HANDLING Precautions**

-Be sure to turn off the power supply when inserting or disconnecting the video cable.

-Since the front polarizer is easily damaged, avoid contact with rough or sharp objects

-Wipe off water drop's immediately. Extended contact with water may cause discoloration or spots.

-When the panel surface is soiled, wipe it with absorbent cotton or other soft cloth.

-Since CMOS LSI is used in this module, use ESD protection when handling

-The panel module has circuitry PCB's on its back side and should be noted not to handle or short in any way

-Laminated film is attached to the module surface to prevent it from being scrached. Peel the film off slowly, just before the use, with strict attention to electrostatic charges.

-There are high voltage portions on the backlight. Careless touch may lead to electrical shock. Please send unit back to KRISTEL for authorized lamp replacement.

-Disassembling the LCD module can cause permanent damage and will void warranty.

-Please be careful since image retention may occur when a fixed pattern is displayed for a long time.



**PVIP** panel video / image processor, TP 6720 / TOPRO is a single chip monitor controller and contain all the logic required to convert PC VGA signals to TFT lcd signals. The chip contain 208 pins:

- -Memory controller (MEMC)
- -OSD Controller (OSDC)
- -Display Mode Detector (DMD)
- -Address Multiplexer (AMUX)
- -Power Management Controller (PMC)
- -Flat panel Controler
- -RGB Space converetr
- -24/16/12 bit digital data input selection
- -VGA input Sync. capability Hsync: 15kHz ~ 60kHz, Vsync: 55 ~ 90 Hz
- -Support resolution up to 1024 x 768





K R I S T E L Liquid Crystal Display BASIC PROBLEMS, model: LCD121-HB

# А

The following is a simple chart for debugging a flat panel. The symptom are listed on the left side of the column and the possible causes are on the right, with the most basic problems listed first to display specific fine tuning at the end.

| SYMPTOM                                            | POSSIBLE PROBLEM                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Display is completly black                         | Backlight is not operating                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                    | <ol> <li>backlight is not hooked up, verify that the connector<br/>is plugged in completely</li> <li>check that backlight inverter can supply the correct<br/>voltage and current for backlight</li> <li>backlight tube has been damaged</li> </ol>                                                                                                                                                                                    |
| Backlight is on but no display                     | Sync. signal and Display supply voltage are not being<br>driven correctly. Specifically check Hsync, Vsync and<br>input voltages                                                                                                                                                                                                                                                                                                       |
|                                                    | <ol> <li>be sure data input connector is seated correctly</li> <li>verify that the data cable is wired correctly</li> <li>verify the input signals are at the correct active level<br/>and are within the display's specs. Always check this<br/>signals at the input connector.</li> <li>with display hooked up verify that contrast voltages<br/>are still with spec.</li> <li>check power sequancing applied after mods.</li> </ol> |
| Information visible but badly scrambled on display | Input signals to the display are not correct. The LCD will try to operate if the input signals are close to correct                                                                                                                                                                                                                                                                                                                    |
|                                                    | <ol> <li>1.check Hsync, Vertsync, and clock to be sure they are within spec limits.</li> <li>2.be sure Vcc and sync signals do not have excessive noise</li> <li>3.verify at the input connector that each pin has the correct signal</li> </ol>                                                                                                                                                                                       |
| Information is correct, but data jitters or blurs  | Clock to data setup and hold time is being violated or excessive noise on data. Cable length problem.                                                                                                                                                                                                                                                                                                                                  |
|                                                    | 1reduce cable length to as short as possible<br>2reduce loading on dot clock signal                                                                                                                                                                                                                                                                                                                                                    |



# K R I S T E L Liquid Crystal Display BASIC PROBLEMS, model: LCD121-HB

В

| SYMPTOM                                                            | POSSIBLE PROBLEM                                                                                                                                   |  |  |
|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                    | <ul><li>3.add termination to clock line</li><li>4.use high quality cable for interconnect</li><li>5.buffer output signals</li></ul>                |  |  |
| Display jumps vertically                                           | Noise on Vsync is causing false triggers to the LCD                                                                                                |  |  |
|                                                                    | <ol> <li>reduce cable lenghts</li> <li>add in line resistanse to Vsync line engineering issue</li> <li>1pF cap on Vsync to filter noise</li> </ol> |  |  |
| Image tears or jumps horizontally                                  | Noise on Hsync is causing false triggers to the LCD                                                                                                |  |  |
|                                                                    | <ol> <li>reduce cable lenghts</li> <li>add inline resistance to Hsync line</li> <li>add inline resistance to filter noise</li> </ol>               |  |  |
| Color are not correct                                              | The data lines between the controller and the display are not connected correctly.                                                                 |  |  |
|                                                                    | 1.wirring error. Verify connections between display<br>and controller / Hirose cable, DF9MA-41P-1V/                                                |  |  |
|                                                                    | 2.video cable problem /sequance/                                                                                                                   |  |  |
| Video come up after a while                                        | Start up circuit problem. Check the functionality / re-<br>place start up daughter board.                                                          |  |  |
| Display appears to be washed out, poor contrast                    | Contrast voltage is not set properly                                                                                                               |  |  |
|                                                                    | 1.verify contrast is set correctly at optimum level<br>2.verify vertical sync timing is correct                                                    |  |  |
| Reffer to "buildbook" and chec<br>particular model. If the problem | k all the modifications that was set for this<br>a persist, contact your supervisor for assistance.                                                |  |  |
|                                                                    |                                                                                                                                                    |  |  |
|                                                                    |                                                                                                                                                    |  |  |
|                                                                    |                                                                                                                                                    |  |  |

NOTE: actual information subject to modification and improvement







| Title      |                                                      |       |      |          |    |                                          |     |
|------------|------------------------------------------------------|-------|------|----------|----|------------------------------------------|-----|
| Size<br>A4 | Document Number<br>RESET circuit for TP6720 A/D card |       | drav | wing by: | 2M | Rev<br><revo< th=""><th>Cod</th></revo<> | Cod |
| Date:      | Friday, February 25, 2000                            | Sheet | 1    | of       | 1  |                                          |     |





















### TFT-LCD module, LQ121S1DG11

This module is a color active matrix LCD incorporating amorphous silicon TFT (Thin film transistor)

### Overview

Graphics and texts can be displayed on a 800x600 dots panel with 262,144 colors by supplying 18 bits data signal (6bit/color), four timing signals, +3.3V/5V DC supply voltage for TFT-LCD panel driving and supply voltage for backlight.

The TFT-LCD used for this module is a low-reflection and higher-color-saturation type.

### **1. Mechanical Specifications**

| PARAMETER                     | SPECIFICATIONS                 | UNIT  |
|-------------------------------|--------------------------------|-------|
| Display size                  | 31 (12.1") Diagonal            | cm    |
| Active areea                  | 246.0(H) x 184.5(V)            | mm    |
| Pixel format                  | 800(H)x600(V)                  | pixel |
| Pixel pitch                   | 0.3075(H)x0.3075(V)            | mm    |
| Pixel config.                 | R,G,B vertical stripe          | -     |
| Display mode                  | Normally white                 | -     |
| Mass                          | Customer chassis specification | -     |
| Surface treatment (for panel) | Anti-glare and hardcoating 3H  | -     |

### 2. TFT-LCD panel driving interface connector:

DF9MA-41P-1V (Hirose Electric Co), 41 pins

#### 3. Absolute Maximum Ratings

| PARAMETER       | SYMBOL | CONDITION            | RATINGS | UNIT      | NOTE            |
|-----------------|--------|----------------------|---------|-----------|-----------------|
| Input Voltage   | Vi     | T=25°C               | 0.3~    | V         | -               |
| Supply voltage  | Vcc    | Ta=25 <sup>°</sup> C | 0~+6    | V         | -               |
| Storage Temp.   | Tstg   | -                    | -25~+60 | ${}^{0}C$ | humid. 95%max   |
| Operating temp. | Тор    | -                    | 0~+50   | $^{0}C$   | no condensation |



# KRISTEL LCD, 12.1" product SPECIFICATIONS

### 4. Timing characteristics

| PARAMETER                    |             | SYMBOL | MIN.        | TYP.         | MAX.   | UNIT               | REMARK |
|------------------------------|-------------|--------|-------------|--------------|--------|--------------------|--------|
|                              | Frequency   | 1 / Tc | -           | 40.0         | 42.0   | MHz                | -      |
| CLOCK                        | High time   | Tch    | 6           | -            | -      | ns                 | -      |
|                              | Low time    | Tcl    | 6           | -            | -      | ns                 | -      |
|                              | Duty ratio  | Th / T | 40          | 50           | 60     | %                  | -      |
| DATA                         | Setup time  | Tds    | 3           | -            | -      | ns                 | -      |
|                              | Hold time   | Tdh    | 10          | -            | -      | ns                 | -      |
| Horizontal<br>sync.signal    | cycle       | TH     | 20.8<br>832 | 26.4<br>1056 | -      | microsec.<br>clock | -      |
|                              | Pulse width | THp    | 2           | 128          | 200    | clock              | -      |
| Vertical                     | cycle       | TV     | 628         | 666          | 798    | line               | -      |
| sync.signal                  | Pulse width | TVp    | 2           | 4            | 6      | line               | -      |
| Horiz. displ.                | period      | THd    | 800         | 800          | 800    | clock              | -      |
| Hsync-clock                  | phase diff  | THc    | 0           | -            | Tc10   | ns                 | -      |
| Hsync Vsync phase diff.      |             | TVh    | 0           | -            | Th-THP | ns                 | -      |
| Vertical data start position |             | TVs    | 23          | 23           | 23     | line               | -      |
| obs.                         |             |        |             |              |        |                    |        |



### 5. Reliability test

| No | Test item                       | Conditions                                                                                     |
|----|---------------------------------|------------------------------------------------------------------------------------------------|
| 1. | High temperature storage test   | $Ta=60^{0}C$ 240h                                                                              |
| 2. | Low temperature storage         | $Ta = -25^{\circ}C$ 240h                                                                       |
| 3. | High temp. & humidity operation | Ta= $40^{\circ}$ C 240h / no condens./                                                         |
| 4. | High temp. operation test       | Ta=50°C 240h                                                                                   |
| 5. | Low temperature operation test  | $Ta=0^{\circ}C$ 240h                                                                           |
| 6. | Vibration test none             | Frequency: 10 ~57 Hz / Vibration<br>width (one side)<br>58~500Hz /Gravity: 9.8m/s <sup>2</sup> |
| 7. | Shock test (non-operating)      | Max. gravity: 490 m/s <sup>2</sup> , direction<br>+/-X,+/-Y,+/-Z once for each dir.            |

Under the display quality test conditions with normal operation state, these shall have no change which may affect practical display function

### NOTE:

1. Disassembling the module can cause permanent damage and should be strictly avoided

2. Please be careful since image retention may occur when a fixed pattern is displayed for a long time.

3. If any problem occurs in relation to the description of this specification, it shall be resolved through discussion with spirit of cooperation

KRISTEL Engineering 2\_M

01 / 2000